# **Vending Machine bases on DE10-Lite**

### **Abstract**

In this project, the team members used the Verilog Hardware Description Language to implement the Intel DE10-Lite FPGA board and a 4x4 matrix keyboard. Our team designed a vending machine that can take three 3 kinds of currencies, which are dime, quarter and dollar. And there is a total of 5 items with different prices (i.g. item A is 50 cents, item B is 80 cents, etc.) can be delivered by the vending machine. The user can choose a max amount of 3 items each time. The vending machine can also display how much money, in cents, the user has inserted on the 7-segment display LED, it also displays the amount of money to be returned if the user confirms the transaction.

Keyword: Verilog Design, Vending Machine, FPGA

#### 1 Introduction

There are two buttons in the vending machine, one is a cancel button and the other is a continue button. When the cancel button is pressed, a cancel signal will be sent, and the vending machine will cancel the transaction and return all the money the user inserts. The customer is able to select the required amount of product and insert money after an item is selected. After the collected coins exceed the price, the system will display the change automatically. The system will hold until the continue button is pressed, a confirm signal will be detected, the vending machine returns to the idle state and wait for the user to conduct another purchase.

On the FPGA board, there are a total of 6 7-segment LED lights. The right 3 LEDs are used to display how much money the user has input, and the left 3 are used to show how much change the user may get.

The team members used a 50 MHz input clock to implement a slower clock used for checking the inserted currency and driving the combinational logic in the state machine. The implemented clock is 20 Hz.

The team members also used a 4x4 keyboard to simulate the money inserted.

# 2 Working

In our design, we debugged at first, and after four versions of the revision, we finally got the current version that could run. In the design process, the clock is the most complicated processing. In the stage of the compile clock, because of the time setting problem, during the input of the keyboard, when the key is pressed, the money invested in the simulation will continuously increase, leading to the operation trip. We made several clock adjustments in the coin-inserting process, and the clock in the keyboard input process match each other finally. The following figures show the vending machine in action. First, let's define the access part of the pins.

| pad_Row[0]                             | Input  | PIN_AB12           | 4 | B4_N0 Pl12  | 2.5 V                | 12mlt)                         |
|----------------------------------------|--------|--------------------|---|-------------|----------------------|--------------------------------|
| pad_Row[0]                             | Input  | PIN_W12            | 4 | B4_NO Pl12  |                      | 12mlt)                         |
| pad_Row[1]                             |        | PIN_AA14           | 4 | B4_NO Pl14  |                      |                                |
| pad_Row[3]                             | Input  | PIN_W5             | 3 |             | V5 2.5 V             | 12mlt)                         |
| item sel[0]                            | Input  | PIN_C10            | 7 |             | 10 2.5 V             | 12mlt)                         |
| item_set[0]                            | Input  | PIN_C10            | 7 |             | 11 2.5 V             | 12mlt)                         |
|                                        | Input  | PIN_C11            | 7 |             |                      | 12mlt)                         |
| item_sel[2]                            |        |                    |   |             | 12 2.5 V             |                                |
| item_sel[3]                            | Input  | PIN_C12            | 7 |             | 12 2.5 V             | 12mlt)<br>12mlt)               |
| item_sel[4]                            | Input  | PIN_A12            | 7 |             |                      |                                |
| <mark>- continue_</mark><br>- clk      | Input  | PIN_B8<br>PIN_P11  | 3 |             | 8 2.5 V<br>11 2.5 V  | 12mlt)                         |
| - cancel                               | Input  | PIN_A7             | 7 |             | 7 2.5 V              | 12mlt)                         |
| amt sel[0]                             | Input  | PIN_A7             | 7 |             | 14 2.5 V             | 12mlt)                         |
| amt_sel[1]                             | Input  | PIN_B14            | 7 |             | 14 2.5 V             | 12mlt)                         |
| amt_sel[2]                             | Input  | PIN_F15            | 7 |             | 15 2.5 V             | 12mlt)                         |
| ■ pad_Col[0]                           | Output | PIN_AA8            | 3 | B3_NO PIA8  |                      | 12mlt) 2 (lt)                  |
| ■ pad_col[0]<br>■ pad_Col[1]           | Output | PIN_AA9            | 3 | B3_NO PlA9  |                      | 12mlt) 2 (lt)                  |
| ■ pad_col[2]                           | Output | PIN_AB10           | 4 | B4_NO Pl10  |                      | 12mlt) 2 (lt)                  |
| pad_col[3]                             | Output | PIN_AB11           | 4 | B4_NO Pl11  |                      | 12mlt) 2 (lt)                  |
| item LED[0]                            | Output | PIN_A8             | 7 |             | 8 2.5 V              | 12mlt) 2 (lt)                  |
| item_LED[1]                            | Output | PIN_A9             | 7 |             | 9 2.5 V              | 12mlt) 2 (lt)                  |
| item_LED[2]                            | Output | PIN_A10            | 7 |             | 10 2.5 V             | 12mlt) 2 (lt)                  |
| item_LED[3]                            | Output | PIN B10            | 7 |             | 10 2.5 V             | 12mlt) 2 (lt)                  |
| item_LED[4]                            | Output | PIN D13            | 7 | B7_NO Pl13  |                      | 12mlt) 2 (lt)                  |
| col_seven_3[0]                         | Output | PIN_C14            | 7 |             | 14 2.5 V             | 12mlt) 2 (lt)                  |
| col_seven_3[1]                         | Output | PIN_E15            | 7 |             | 15 2.5 V             | 12mlt) 2 (lt)                  |
| col_seven_3[2]                         | Output | PIN_C15            | 7 |             | 15 2.5 V             | 12mlt) 2 (lt)                  |
| col_seven_3[3]                         | Output | PIN_C16            | 7 |             | 16 2.5 V             | 12mlt) 2 (lt)                  |
| col_seven_3[4]                         | Output | PIN E16            | 7 |             | 16 2.5 V             | 12mlt) 2 (lt)                  |
| col_seven_3[5]                         | Output | PIN_D17            | 7 | B7_N0 Pl17  |                      | 12mlt) 2 (lt)                  |
| col seven 3[6]                         | Output | PIN C17            | 7 |             | 17 2.5 V             | 12mlt) 2 (lt)                  |
| col_seven_3[7]                         | Output | PIN_D15            | 7 | B7_NO PI15  |                      | 12mlt) 2 (lt)                  |
| ≤ col_seven_2[0]                       | Output | PIN_C18            | 7 |             | 18 2.5 V             | 12mlt) 2 (lt)                  |
| col_seven_2[1]                         | Output | PIN_D18            | 6 | B6_NO PI18  |                      | 12mlt) 2 (lt)                  |
| col_seven_2[2]                         | Output | PIN_D18            | 6 |             | 18 2.5 V             | 12mlt) 2 (lt)                  |
| ≈ col_seven_2[3]                       | Output | PIN_B16            | 7 |             | 16 2.5 V             | 12mlt) 2 (lt)                  |
| ≈ col_seven_2[4]                       | Output | PIN_A17            | 7 |             | 17 2.5 V             | 12mlt) 2 (lt)                  |
| ≆ col_seven_2[5]                       | Output | PIN_A18            | 7 |             | 18 2.5 V             | 12mlt) 2 (lt)                  |
| ≅ col seven 2[6]                       | Output | PIN_B17            | 7 | B7 NO PIN B | 17 2.5 V             | 12mlt) 2 (lt)                  |
| col_seven_2[7]                         | Output | PIN_A16            | 7 | B7_NO PIN_A | 16 2.5 V             | 12mlt) 2 (lt)                  |
| <pre>col_seven_1[0]</pre>              | Output | PIN_B20            | 6 | B6_NO PIN_B | 20 2.5 V             | 12mlt) 2 (lt)                  |
| seven_1[1]                             | Output | PIN_A20            | 7 | B7_NO PIN_A | 20 2.5 V             | 12mlt) 2 (lt)                  |
| ≆ col_seven_1[2]                       | Output | PIN_B19            | 7 |             | 19 2.5 V             | 12mlt) 2 (lt)                  |
| col_seven_1[3]                         | Output | PIN_A21            | 6 |             | 21 2.5 V             | 12mlt) 2 (lt)                  |
| ≅ col_seven_1[4]                       | Output | PIN_B21            | 6 |             | 21 2.5 V             | 12mlt) 2 (lt)                  |
| col_seven_1[5]                         | Output | PIN_C22            | 6 |             | 22 2.5 V             | 12mlt) 2 (lt)                  |
| <pre>col_seven_1[6]</pre>              | Output | PIN_B22            | 6 |             | 22 2.5 V             | 12mlt) 2 (lt)                  |
| ≤ col_seven_1[7]                       | Output | PIN_A19            | 7 |             | 19 2.5 V             | 12mlt) 2 (lt)                  |
| <pre>ch_seven_3[0] ch_seven_3[1]</pre> | Output | PIN_F21<br>PIN_E22 | 6 |             | 21 2.5 V<br>22 2.5 V | 12mlt) 2 (lt)<br>12mlt) 2 (lt) |
| ch_seven_3[1] ch_seven_3[2]            | Output | PIN_E21            | 6 |             | 21 2.5 V             | 12mlt) 2 (lt)                  |
| ch_seven_3[3]                          | Output | PIN_C19            | 7 |             | 19 2.5 V             | 12mlt) 2 (lt)                  |
| ch_seven_3[4]                          | Output | PIN_C20            | 6 |             | 20 2.5 V             | 12mlt) 2 (lt)                  |
| sch_seven_3[5]                         | Output | PIN_D19            | 6 | B6_NO PI19  | 2.5 V                | 12mlt) 2 (lt)                  |
| # ch_seven_3[6]                        | Output | PIN_E17            | 6 |             | 17 2.5 V             | 12mlt) 2 (lt)                  |
| # ch_seven_3[7]                        | Output | PIN_D22            | 6 | B6_NO PI22  | 2.5 V                | 12mlt) 2 (lt)                  |
| # ch_seven_2[0]                        | Output | PIN_F18            | 6 |             | 18 2.5 V             | 12mlt) 2 (lt)                  |
| # ch_seven_2[1]                        | Output | PIN_E20            | 6 |             | 20 2.5 V             | 12mlt) 2 (lt)                  |
| # ch_seven_2[2]                        | Output | PIN_E19            | 6 |             | 19 2.5 V             | 12mlt) 2 (lt)                  |
| ≅ ch_seven_2[3]                        | Output | PIN_J18            | 6 |             | 18 2.5 V             | 12mlt) 2 (lt)                  |
| ≤ ch_seven_2[4]                        | Output | PIN_H19            | 6 | B6_NO PI19  | 2.5 V                | 12mlt) 2 (lt)                  |
| Sch_seven_2[5]                         | Output | PIN_F19            | 6 |             | 19 2.5 V             | 12mlt) 2 (lt)                  |
| ch_seven_2[6]                          | Output | PIN_F20            | 6 | B6_NO PIN_F | 20 2.5 V             | 12mlt) 2 (lt)                  |
|                                        |        |                    |   |             |                      |                                |

| ch_seven_2[7] | Output | PIN_F17 | 6 | B6_NO | PIN_F17 2.5 V | 12mlt) 2 (lt) |
|---------------|--------|---------|---|-------|---------------|---------------|
| ch_seven_1[0] | Output | PIN_J20 | 6 | B6_NO | PIN_J20 2.5 V | 12mlt) 2 (lt) |
| ch_seven_1[1] | Output | PIN_K20 | 6 | B6_NO | PIN_K20 2.5 V | 12mlt) 2 (lt) |
| ch_seven_1[2] | Output | PIN_L18 | 6 | B6_N0 | PIN_L18 2.5 V | 12mlt) 2 (lt) |
| ch_seven_1[3] | Output | PIN_N18 | 6 | B6_NO | Pl18 2.5 V    | 12mlt) 2 (lt) |
| ch_seven_1[4] | Output | PIN_M20 | 6 | B6_NO | Pl20 2.5 V    | 12mlt) 2 (lt) |
| ch_seven_1[5] | Output | PIN_N19 | 6 | B6_NO | Pl19 2.5 V    | 12mlt) 2 (lt) |
| ch_seven_1[6] | Output | PIN_N20 | 6 | B6_NO | Pl20 2.5 V    | 12mlt) 2 (lt) |
| ch_seven_1[7] | Output | PIN_L19 | 6 | B6_NO | PIN_L19 2.5 V | 12mlt) 2 (lt) |
| ≆ amt_LED[0]  | Output | PIN_D14 | 7 | B7_NO | Pl14 2.5 V    | 12mlt) 2 (lt) |
| ≆ amt_LED[1]  | Output | PIN_A11 | 7 | B7_NO | PIN_A11 2.5 V | 12mlt) 2 (lt) |
| amt LED[2]    | Output | PIN B11 | 7 | B7 NO | PIN B11 2.5 V | 12mlt) 2 (lt) |

Figure 1 Pin for Vending machine

Figure 1 shows our pin connection. From the DE10-Lite manual, we successfully connect our project to the FPGA board.



Figure 2 Pin for Keyboard

Similarly, we successfully set keyboard pins of our project, we used GPIO 13 to 27 as keyboard Row inputs and Column outputs.



Figure 3 Project display

Figure 3 shows our design, as we mentioned in pin part above, from HEX5 to HEX3 indicated the money back to customers; HEX2 to HEX0 indicated the money customers inserted; SW9 to SW7 indicated the amount of the products; SW6 to SW2 indicated product A to E. Also, KEY0 indicated continue options; KEY1 indicated cancel options. More details in our Demo Video.

# 3 Schematic



Figure 4 Vending Machine Schematic

Figure 4 shows our schematic for the vending machine.

# **4 State Diagram**



**Figure 5 State Diagram** 

In the state diagram, we set up seven states:  $S0 \sim S6$ . S0 represents the beginning of the machine and is an idle state.  $S1 \sim S5$  represents the five products set by us. In these five states, we implement a cancel key. When the user wants to cancel the purchase, he/she can press the cancel button, and the money inserted will be returned. S6 state is the final processing stage, where the machine will deliver the goods and display the details of the purchase (item, amount, change).

# **5 Simulation Results**



**Figure 6 Simulation Result** 

#### 6 Waveform



Figure 7 Waveform

## 7 Conclusion

In this project, our team learned how to work as a team to tackle tough problems. We also learned how to use Verilog to design and debug the FPGA board. We put what we learn in the classroom into a practical project by using the software provided in the EE289 Lab. Our team not just simulated the schematic and waveforms as the instruction given in class we also figured out how to read the DE10-Lite Board handbook and connect the designed pin to the real FPGA board. During the project, our FPGA board fail to work many times, and we have to spend a long time working on the debugging phase, and in the end, the board is working incredibly fine, which makes us feel so rewarding.

### I Individual Contributions

I-Da (Yida) Chung[013962689]: Vending Machine design and debug. Yang Liu [013849784]: Vending Machine verification and keyboard design. Zaixin Mu[012527450]: Hardware design and report revise.

### **II References**

[1] T. Technologies, "DE Main Boards - MAX - DE10-Lite Board," *Terasic*. [Online]. Available: https://www.terasic.com.tw/cgi-bin/page/archive.pl?Language=English&No=1021. [Accessed: 04-Dec-2019].

[2] Wiki.sunfounder.cc. (2019). 4X4 Matrix Keypad Module - Wiki. [online] Available at: http://wiki.sunfounder.cc/index.php?title=4X4\_Matrix\_Keypad\_Module [Accessed 4 Dec. 2019].

[3] Roth, C., John, L. and Lee, B. (n.d.). *Digital systems design using Verilog*.